aboutsummaryrefslogtreecommitdiff
path: root/benchtests/bench-strsep.c
diff options
context:
space:
mode:
authorAndrew Senkevich <andrew.senkevich@intel.com>2016-12-19 13:20:31 +0300
committerAndrew Senkevich <andrew.senkevich@intel.com>2016-12-19 14:15:57 +0300
commit2702856bf45c82cf8e69f2064f5aa15c0ceb6359 (patch)
treee40c77e7ecb5974aedb1ba173bc52d1aa183898f /benchtests/bench-strsep.c
parent7051390094c124e4b98e6c57a8b47890b212c299 (diff)
downloadglibc-2702856bf45c82cf8e69f2064f5aa15c0ceb6359.tar
glibc-2702856bf45c82cf8e69f2064f5aa15c0ceb6359.tar.gz
glibc-2702856bf45c82cf8e69f2064f5aa15c0ceb6359.tar.bz2
glibc-2702856bf45c82cf8e69f2064f5aa15c0ceb6359.zip
Disable TSX on some Haswell processors.
Patch disables Intel TSX on some Haswell processors to avoid TSX on kernels that weren't updated with the latest microcode package (which disables broken feature by default). * sysdeps/x86/cpu-features.c (get_common_indeces): Add stepping identification. (init_cpu_features): Add handle of Haswell.
Diffstat (limited to 'benchtests/bench-strsep.c')
0 files changed, 0 insertions, 0 deletions